**INS5830B —Low Power Consumption I2C RTC**

Key Features

* Low current consumption: 1.0uA (Typ.)
* High stability:

 ＜ 5±23ppm @ +25℃

* Build-in XO: 32.768KHz
* Communication interface: I2C bus
* Power supply voltage: 1.6V~5.5V
* Timekeeper voltage: 1.1V~5.5V
* Operation temperature range: -40℃ ~ +85℃
* Leap years autocorrection
* Timer output function with adjustable period
* Package: 3.2mm × 2.5mm × 1.0mm
* Digital offset function

Block Diagram



Overview

INS5830B is an I2C bus interface real-time clock with low power consumption and digital offset function. It supports backup battery and embeds a 32.768KHz XO. It supports calendar (year, month, day, hour, minute, second), clock and timer functions etc. The SMD3225 package with only 1.0mm thickness makes it very suitable to be used in portable and small size electronic devices.

**Revision History**

|  |  |  |  |
| --- | --- | --- | --- |
| Version | Change Contents | Prepared by | Revised Date |
| V1.0 | First Issued |  | 2022.05.12 |
|  |  |  |  |
|  |  |  |  |

Index

[1 Overview 5](#_Toc103585361)

[2 Block Diagram 5](#_Toc103585362)

[3 Features 5](#_Toc103585363)

[4 Pin definition 6](#_Toc103585364)

[5 Electrical Characteristics 7](#_Toc103585365)

[5.1 Absolute Maximum Ratings 7](#_Toc103585366)

[5.2 Recommended Operating Conditions 7](#_Toc103585367)

[5.3 Frequency Characteristics 7](#_Toc103585368)

[5.4 DC Characteristics 8](#_Toc103585369)

[5.5 AC Characteristics 10](#_Toc103585370)

[6 Registers 11](#_Toc103585371)

[6.1 Register Lists 11](#_Toc103585372)

[6.2 Details of Registers 12](#_Toc103585373)

[6.2.1 Clock counter registers 12](#_Toc103585374)

[6.2.2 Alarm registers 14](#_Toc103585375)

[6.2.3 Timer registers 14](#_Toc103585376)

[6.2.4 Extension registers 14](#_Toc103585377)

[6.2.5 Flag registers 15](#_Toc103585378)

[6.2.6 Control registers 16](#_Toc103585379)

[6.2.7 Digital offset register 18](#_Toc103585380)

[6.2.8 Extended register 1 18](#_Toc103585381)

[7 I2C Bus Interface 20](#_Toc103585382)

[7.1 Cautions 20](#_Toc103585383)

[7.2 Slave Address 20](#_Toc103585384)

[7.3 I2C bus protocol 20](#_Toc103585385)

[7.3.1 Write process 20](#_Toc103585386)

[7.3.2 Read process 21](#_Toc103585387)

[8 Reflow Soldering Curve 22](#_Toc103585388)

[9 Dimensions 23](#_Toc103585389)

[10 Package 24](#_Toc103585390)

Overview

INS5830B is an I2C bus interface real-time clock with low power consumption and digital offset function. It supports backup battery and embeds a 32.768KHz TCXO. It supports calendar (year, month, day, hour, minute, second), clock and timer functions etc. The SMD3225 package with only 1.0mm thickness makes it very suitable to be used in portable and small size electronic devices.

Block Diagram



1. Block Diagram

Features

* Low current consumption: 1.0uA (Typ.)
* High stability:

 ＜ 5±23ppm @ +25℃

* Build-in TCXO: 32.768KHz
* Communication interface: I2C bus
* Power supply voltage: 1.6V~5.5V
* Timekeeper voltage: 1.1V~5.5V
* Operation temperature range: -40℃ ~ +85℃
* Leap years autocorrection
* Timer output function with adjustable period
* Package: 3.2mm × 2.5mm × 1.0mm
* Digital offset function

Pin definition



1. Pin Definition

| Pin Number | Pin Name | I/O | Description |
| --- | --- | --- | --- |
| 1 | VIO | - | Interface power supply pin. |
| 2 | SCL | In | I2C clock signal |
| 3 | SDA | In/Out  | I2C data signal |
| 4 | FOUT | Out | Frequency output. Controlled by FOE. Frequency can be set by FSEL bits. |
| 5 | /RST | Out | Reset signal output. After the VDD pressure drop is detected, the pin outputs a negative pulse.  |
| 6 | /INT | Out | Interrupts Output. Open-Drain. Timing event interrupt output, can also work under the backup power supply. Open-Drain. |
| 7 | GND | - | Ground |
| 8 | VDD | - | Power supply |
| 9 | VOUT | - | Internal voltage output pin. Connect capacitor of 1.0uF to Ground |
| 10 | VBAT | - | Backup battery pin. Connect to large-capacity capacitors or a backup battery. Connect to VDD when switchover function is not necessary |

Note: A 0.1μF bypass capacitor is needed at least between power supply pins and GND pin.

Note: Input pins regardless of VIO applied voltage. It is able to input up to 5.5V.

Note: Open drain pins regardless of VIO applied voltage. It is able to Pull-up to 5.5V

Note: When not use, take the FOUT, /RST, /IRQ terminals as OPEN

Electrical Characteristics

##  Absolute Maximum Ratings

1. Absolute Maximum Ratings

| Parameter | Symbol | Value | Unit | Notes |
| --- | --- | --- | --- | --- |
| Min. | Typ. | Max. |
| Power supply voltage | VDD | -0.3 |  | 6.5 | V |  |
| Internal voltage | VOUT | -0.3 |  | 6.5 | V |  |
| Backup battery voltage | VBAT | -0.3 |  | 6.5 | V |  |
| Interface voltage | VIO | -0.3 |  | 6.5 | V |  |
| Input voltage | VIN | GND-0.3 |  | 6.5 | V | SCL, SDA input |
| Clock output voltage | VOUT1 | GND-0.3 |  | VDD+0.3 | V | FOUT output |
| Output voltage | VOUT2 | GND-0.3 |  | 6.5 | V | SDA, /INT output |
| Storage temperature | TSTG | -55 |  | 125 | ℃ |  |

##  Recommended Operating Conditions

1. Recommended Operating Conditions

Unless otherwise specified, GND=0V, Ta=40℃~+85℃

| Parameter | Symbol | Value | Unit | Notes |
| --- | --- | --- | --- | --- |
| Min. | Typ. | Max. |
| Power Supply Voltage (normal mode) | VDD | 1.25 | 3.0 | 5.5 | V |  |
| Interface voltage | VIO | 1.6 | 3.0 | 5.5 | V | VDD=VDET1~5.5VWhen VDD becomes less than VDET1, the interface will halt. |
| Backup Battery | VBAT | 1.1 | 3.0 | 5.5 | V |  |
| Current consumption | IDD |  | 1.0 |  | uA | Using Battery supply |
| Operation temperature | TOPR | -40 | 25 | 85 | ℃ |  |

Note 1: To apply Min. value of VDD and VBAT, VDD and VBAT need to be supplied with more than 2.5V at least for the oscillation to stabilize (oscillation start time tSTA).

##  Frequency Characteristics

1. Frequency Characteristics

Unless otherwise specified, GND=0V, Ta=40℃~+85℃

| Parameter | Symbol | Value | Unit | Notes |
| --- | --- | --- | --- | --- |
| Min. | Typ. | Max. |
| Frequency stability | Δf1/f | 5±23 | ppm | VDD=3.0V; @+25℃ |
| Frequency stability | Δf2/f | -120 |  | +10 | ppm | VDD=3.0V; -20℃ **~** +70℃; Reference frequency @ +25℃ |
| Oscillation start time | tSTA |  |  | 1 | s | @+25℃ |
| Year Aging | fa |  |  | ±5 | ppm |  |
| FOUT duty cycle | tw/t | 40 | 50 | 60 | % |  |

##  DC Characteristics

1. DC Characteristics

Unless otherwise specified, GND=0V, VBAT=VDD=1.1~5.5V, VIO=1.6V ~5.5V, Ta=40℃~+85℃

| Item | Symbol | Value | Unit | Notes |
| --- | --- | --- | --- | --- |
| Min. | Typ. | Max. |
| Average Current consumption1 | IDD1 |  | 1.0 | 5.6 | uA | SCL=SDA = ‘H’, FOUT=OFF, /IRQ=OFF,VDD=VIO=3.0V,CHGEN=0b or VBAT≧VDET3, -40℃~85℃ |
| Average Current consumption 2 | IDD2 |  | 2.0 | 7.8 | uA | SCL=SDA = ‘H’, FOUT=32.768kHz (FOUT pin CL=15pF), /IRQ=OFF,VDD=VIO=3.0V, CHGEN=0b or VBAT≧VDET3,-40℃~85℃ |
| Average Current consumption 3 | IDD3 |  | 0.9 | 5.0 | uA | SCL, SDA = ‘L’,VBAT=3.0V, VDD=VIO=0V, -40℃~+85℃ |
| Detector Threshold voltage1（VDD rising edge） | +VDET11 | 2.66 | 2.75 | 2.84 | V | /RST releases setting:2.75 V |
| Detector Threshold voltage1（VDD falling edge） | -VDET11 | 2.64 | 2.73 | 2.82 | V | /RST output setting:2.75 V |
| Detector Threshold voltage2（VDD rising edge） | +VDET12 | 2.74 | 2.83 | 2.92 | V | /RST releases setting:2.83V |
| Detector Threshold voltage2（VDD falling edge） | -VDET12 | 2.71 | 2.80 | 2.89 | V | /RST output setting:2.83 V |
| Detector Threshold voltage3（VDD rising edge） | +VDET2 | 1.49 | 1.59 | 1.69 | V | Exchange voltage：VBAT to VDD |
| Detector Threshold voltage3（VDD falling edge） | -VDET2 | 1.46 | 1.56 | 1.56 | V | Exchange voltage：VDD to VBAT |
| Detector Threshold voltage4（VBAT rising edge） | +VDET31 | 2.94 | 3.02 | 3.10 | V | Stop charging voltage (full charge)BFVSEL=00b |
| Detector Threshold voltage4（VBAT falling edge） | -VDET31 | 2.89 | 2.97 | 3.05 | V | Recharge voltage.BFVSEL=00b |
| Detector Threshold voltage5（VBAT rising edge） | +VDET30 | 2.84 | 2.92 | 3.00 | V | Stop charging voltage (full charge)BFVSEL=10b |
| Detector Threshold voltage5（VBAT falling edge） | -VDET30 | 2.79 | 2.87 | 2.95 | V | Recharge voltage.BFVSEL=10b |
| Detector Threshold voltage6（VBAT rising edge） | +VDET32 | 3.00 | 3.08 | 3.16 | V | Stop charging voltage (full charge)BFVSEL=01b |
| Detector Threshold voltage6（VBAT falling edge） | -VDET32 | 2.95 | 3.03 | 3.11 | V | Recharge voltage.BFVSEL=01b |
| VBAT off voltage | -VDET4 | 2.32 | 2.40 | 2.48 | V | Low VBAT detectionVBLF = 1b |
| VDD-VOUTOff-leak current | ISW1 |  |  | 5 | nA | VDD=0V，VOUT=3.0V |
| VDD-VOUTOff-leak current | ISW2 |  |  | 5 | nA | VOUT=0V，VBAT=3.0V |
| VOUT output voltage1 | VOUT1 |  | VDD-0.06V |  | V | VDD=3V，IOUT=1mA |
| VOUT output voltage2 | VOUT2 |  | VBAT-0.02V |  | V | VBAT=3.0V，IOUT=0.1mA |
| Input voltage High-level | VIH | 0.8\*VIO |  | 5.5 | V | SCL， SDA |
| Input voltageLow-level | VIL | GND-0.3 |  | 0.2\*VIO | V |
| Output voltageHigh-level | VOH | VIO-0.5 |  | VIO | V | IOH = -1mA | FOUT脚 |
| Output voltageLow-level | VOL1 | GND |  | GND+0.5 | V | IOL = 1mA | FOUT脚 |
| VOL2 | GND |  | GND+0.25 | V | VIO=5.0V, IOL=1mA | /RST, /INT |
| VOL3 | GND |  | GND+0.4 | V | VIO=3.0V, IOL=1mA |
| VOL4 | GND |  | GND+0.4 | V | VIO≥2.0V, IOL=3mA | SDA |

##  AC Characteristics

1. AC Characteristics

 Unless otherwise specified, GND =0V, VIO =1.6V ~ 5.5V; Ta=-40℃ ~ +85℃

| Parameter | Symbol | Value | Unit |
| --- | --- | --- | --- |
| Min. | Typ. | Max. |
| SCL clock frequency | fSCL |  |  | 400 | kHz |
| SCL low level time | tLOW | 1.3 |  |  | us |
| SCL high level time | tHIGH | 0.6 |  |  | us |
| Start condition setup time | tHD;STA | 0.6 |  |  | us |
| Start condition hold time | tSU;STA | 0.6 |  |  | us |
| Stop condition setup time | tSU;STO | 0.6 |  |  | us |
| Bus idle time between start condition and stop condition | tRCV | 1.3 |  |  | us |
| Data setup time | tSU;DAT | 100 |  |  | ns |
| Data hold time | tHD;DAT | 0 |  |  | ns |
| SCL, SDA rising time | tr |  |  | 0.4 | us |
| SCL, SDA falling time | tf |  |  | 0.4 | us |



1. I2C bus Timing Chart

Registers

##  Register Lists

Address 0x10~0x19: Basic Time and Calendar Registers

Address 0x1A~0x1F:Control、Flags、Extended Register sets

Address 0x20~0x23: RAM register bank

Address 0x30~0x31: Extended register bank 1

1. Basic Time and Calendar Registers

| Address | Function | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | R/W |
| --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- |
| 0x10 | SEC | ○ | BCD code, Second tens place, 0-5 | BCD code, Second ones place, 0-9 | R/W |
| 0x11 | MIN | ○ | BCD code, Minute tens place, 0-5 | BCD code, Minute ones place, 0-9 | R/W |
| 0x12 | HOUR | ○ | ○ | BCD code, Hour tens place, 0-2 | BCD code, Hour ones place, 0-9 | R/W |
| 0x13 | WEEK | ○ | 6 | 5 | 4 | 3 | 2 | 1 | 0 | R/W |
| 0x14 | DAY | ○ | ○ | BCD code, Day tens place, 0-3 | BCD code, Day ones place, 0-9 | R/W |
| 0x15 | MONTH | ○ | ○ | ○ | BCD code, Month tens place, 0-1 | BCD code, Month ones place, 0-9 | R/W |
| 0x16 | YEAR | BCD code, Year tens place, 0-9 | BCD code, Year ones place, 0-9 | R/W |
| 0x17 | MIN Alarm | AE | BCD code, Minute tens place, 0-5 | BCD code, Minute ones place, 0-9 | R |
| 0x18 | HOUR Alarm | AE | ● | BCD code, Hour tens place, 0-2 | BCD code, Hour ones place, 0-9 | R/W |
| 0x19 | WEEK Alarm | AE | 6 | 5 | 4 | 3 | 2 | 1 | 0 | R/W |
| DAY Alarm | ● | BCD code, Day tens place, 0-3 | BCD code, Day ones place, 0-9 | R/W |
| 0x1A | Timer Counter 0 | 128 | 64 | 32 | 16 | 8 | 4 | 2 | 1 | R/W |
| 0x1B | Timer Counter 1 | 32768 | 16384 | 8192 | 4096 | 2048 | 1024 | 512 | 256 | R/W |
| 0x1C | Extension Register | FSEL[1] | FSEL[0] | USEL | TE | WADA | TSEL[2] | TSEL[1] | TSEL[0] | R/W |
| 0x1D | Flag Register | VBLF | ○ | UF | TF | AF | RSF | VLF | VBFF | R/W |
| 0x1E | Control Register | TEST | STOP | UIE | TIE | AIE | TSTP | TBKON | TBKE | R/W |
| 0x1F | Control Register | SMPTSEL[1] | SMPTSEL[0] | CHGEN | INIEN | ○ | RSVSEL | BFVSEL[1] | BFVSEL[0] | R/W |
| 0x20|0x23 | RAM | ● | ● | ● | ● | ● | ● | ● | ● | R/W |
| 0x30 | Digital offset | DTE | L7 | L6 | L5 | L4 | L3 | L2 | L1 | R/W |
| 0x31 | Extension Register1 | ○ | ○ | ○ | ○ | ○ | ○ | ○ | VBLFE | R/W |

Note:

1．After power-up reset or in case VLF bit returns “1”, make sure to initialize all registers to default state before using the RTC.

2．During the initial power-up, below bits will be in the state as below:

Initial 0: TEST、WADA、USEL、TE、FSEL[1:0]、TSEL[2:0]、UF、TF、AF、UIE、TIE、AIE、TSTP、TBKON、TBKE、DTE、VBLF、VBFF、SMPTSEL[1:0]、CHGEN、INIEN、RSVSEL、BFVSEL[1:0]、VBLFE；

Initial 1: VLF、RSF；

3．All other register values are undefined, so make sure to reset the module before using it.

4．The bits marked with “○” can be read out “0” only after initializing.

5．The bits marked with “●” are RAM bits which can be used to write or read any data.

6．Only 0 can be written to UF, TF, AF, VLF bits.

7．Make sure “0” to be written for TEST bits which are used for testing only.

##  Details of Registers

Clock counter registers

| Address | Function | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | Default |
| --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- |
| 0x10 | SEC | ○ | BCD code, Second tens place, 0-5 | BCD code, Second ones place, 0-9 | 0x00 |
| 0x11 | MIN | ○ | BCD code, Minute tens place, 0-5 | BCD code, Minute ones place, 0-9 | 0x00 |
| 0x12 | HOUR | ○ | ○ | BCD code, Hour tens place, 0-2 | BCD code, Hour ones place, 0-9 | 0x00 |

SEC: BCD format, Value: 0~59

MIN: BCD format, Value: 0~59

HOUR: BCD format, Value: 0~23

| Address | Function | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | Default |
| --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- |
| 0x13 | WEEK | ○ | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 0x40 |

WEEK: Value 01h, 02h, 04h, 08h, 10h, 20h, 40h. Only one bit can be set to 1 each time, all others must be set to 0.

1. WEEK Register

| WEEK | Data | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 |
| --- | --- | --- | --- | --- | --- | --- | --- | --- | --- |
| Sunday | 01h | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| Monday | 02h | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |
| Tuesday | 04h | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |
| Wednesday | 08h | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 |
| Thursday | 10h | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 |
| Friday | 20h | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 |
| Saturday | 40h | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |

Only one bit can be set to one at a time.

1. Daily registers

| Address | Function | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | Default |
| --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- |
| 0x14 | DAY | ○ | ○ | BCD code, Day tens place, 0-3 | BCD code, Day ones place, 0-9 | 0x01 |

DAY: BCD format, the value range will be adjusted automatically according to the month setting and if a leap year or not.

1. DAY Register Value

| Month |  Day Value Range |
| --- | --- |
| 1, 3, 5, 7, 8, 10, 12 | 1~31 |
| 4, 6, 9, 11 | 1~30 |
| February in normal year | 1~28 |
| February in leap year | 1~29 |

| Address | Function | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | Default |
| --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- |
| 0x15 | MONTH | ○ | ○ | ○ | BCD code, Month tens place, 0-1 | BCD code, Month ones place, 0-9 | 0x01 |
| 0x16 | YEAR | BCD code, Year tens place, 0-9 | BCD code, Year ones place, 0-9 | 0x00 |

MONTH: BCD format, Value1~12

YEAR: BCD format, Value0~99(2000~2099)

Example: 2020/01/01 Wednesday 21:18:36

| Address | Function | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 |
| --- | --- | --- | --- | --- | --- | --- | --- | --- | --- |
| 0x10 | SEC | ○ | 0 | 1 | 1 | 0 | 1 | 1 | 0 |
| 0x11 | MIN | ○ | 0 | 0 | 1 | 1 | 0 | 0 | 0 |
| 0x12 | HOUR | ○ | ○ | 1 | 0 | 0 | 0 | 0 | 1 |
| 0x13 | WEEK | ○ | 0 | 0 | 0 | 1 | 0 | 0 | 0 |
| 0x14 | DAY | ○ | ○ | 0 | 0 | 0 | 0 | 0 | 1 |
| 0x15 | MONTH | ○ | ○ | ○ | 0 | 0 | 0 | 0 | 1 |
| 0x16 | YEAR | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 |

Alarm registers

| Address | Function | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | Default |
| --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- |
| 0x17 | MIN Alarm | AE | BCD code, Minute tens place, 0-5 | BCD code, Minute ones place, 0-9 | 0x00 |
| 0x18 | HOUR Alarm | AE | ● | BCD code, Hour tens place, 0-2 | BCD code, Minute ones place, 0-9 | 0x00 |
| 0x19 | WEEK Alarm | AE | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 0x00 |
| DAY Alarm | ● | BCD code, Day tens place, 0-3 | BCD code, Day ones place, 0-9 |

1. Set specific day, week, hour, minute value, cooperate with AIE, AF, WADA, generate alarm interrupt;

2. WEEK Alarm/DAY Alarm: WADA bit control 0x0A is set for daily or weekly Alarm. For details, see 0x1C register bit3;

3. AE (Alarm Enable): Alarm Alarm control, 0- Enable. 1 - to enable;

4. AF function bit see 0x1D register bit3;

5. AIE function bit see register 0x1E bit3 for details;

Timer registers

|  |  |  |  |  |  |  |  |  |  |  |
| --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- |
| Address | Function | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | Default |
| 0x1A | Timer Counter 0 | 128 | 64 | 32 | 16 | 8 | 4 | 2 | 1 | 0x00 |
| 0x1B | Timer Counter 1 | 32768 | 16384 | 8192 | 4096 | 2048 | 1024 | 512 | 256 | 0x00 |

1. Set a specific timer value, count down to 0, cooperate with TE, TF, TIE, TSEL[2:0], generate alarm interrupt;

2. TE function bit see 0x1C register bit4;

3. TF function bit see 0x1D register bit4;

4. TIE function bit see 0x1E register bit4;

5. TSEL[2:0] function bits see 0x1C register bit2, bit1, bit0 bits;

Extension registers

|  |  |  |  |  |  |  |  |  |  |  |
| --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- |
| Address | Function | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | Default |
| 0x1C | Extension Register | FSEL[1] | FSEL[0] | USEL | TE | WADA | TSEL[2] | TSEL[1] | TSEL[0] | 0x00 |

1. Alarm function, time update interrupt, Settings, etc. used to specify a specific target;

2. WADA (Week Alarm/Day Alarm) : 0-WEEK Alarm, 1-DAY Alarm;

3. USEL (Update Interrupt Select) : 0-interrupts per second (default), 1-interrupts per minute;

4. TE (Timer Enable) : 0- Disables the Timer interrupt function. 1- enables the Timer interrupt function

FSEL[1], FSEL[0]: FOUT frequency setting:

| FSEL[1] | FSEL[0] | FOUT Frequency |
| --- | --- | --- |
| 0 | 0 | 32.768KHz (Default) |
| 0 | 1 | 1024Hz |
| 1 | 0 | 1Hz |
| 1 | 1 | off |

When STOP is to set to 1, the output is 32768Hz and 1024Hz, but not 1Hz.

TSEL[2], TSEL[1], TSEL[0] : timer count clock selection, as shown in the following table:

| TSEL[2] | TSEL[1] | TSEL[0] | Timer clock | Interrupt pulse duration |
| --- | --- | --- | --- | --- |
| 0 | 0 | 0 | 4096Hz（244.14us） | 122uS |
| 0 | 0 | 1 | 64Hz（15.625ms） | 7.57mS |
| 0 | 1 | 0 | 1Hz（1 second） | 7.57mS |
| 0 | 1 | 1 | 1/60Hz（1 minute） | 7.57mS |
| 1 | 0 | 0 | 1/3600Hz（1 hour） | 7.57mS |

Flag registers

| Address | Function | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | Default |
| --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- |
| 0x1D | Flag Register | VBLF | ○ | UF | TF | AF | RSF | VLF | VBFF | 0x06 |

UF（Update Flag）：Time update flag bit that changes from "0" to "1" when a time update interrupt event occurs and remains "1" until software writes "0";

TF（Timer Flag）：Timer flag bit that changes from "0" to "1" when a fixed periodic interrupt occurs and remains "1" until software writes "0".

AF（Alarm Flag）：Alarm flag bit that changes from "0" to "1" when an alarm interrupt occurs and remains "1" until the software writes "0".

VLF（Voltage Low Flag）：Voltage low signal, when the voltage is lower than 1.59V, set "1" and keep "1" until software write "0".

VBFF（VBAT Full Charged Flag）：Rechargeable battery charging flag. "0" means charging, "1" means charging completed, updated every second.

VBLF（VBAT Low Flag）：Battery low voltage indicator. Set"1" when voltage is lower than VDET4 and keep "1" until software writes "0";

RSF（Reset Flag）：Reset flag. Set '1' when voltage is below -vdet1 and keep"1"until software writes "0"'；

1. RSF Settings

| RSF | Description | Note |
| --- | --- | --- |
| 0 | Clear 0 | Write operation |
| 1 | Disallow operations (write 1 is ignored) |
| 0 | - | Read operation |
| 1 | VBAT lower than -VDET detected |

1. VBLF Settings

| VBLF | Describe | Note |
| --- | --- | --- |
| 0 | Clear 0 | Write operation |
| 1 | Disallow operations (write 1 is ignored) |
| 0 | - | Read operation |
| 1 | Voltage below VDET4 detected |

Control registers

|  |  |  |  |  |  |  |  |  |  |  |
| --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- |
| Address | Function | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | Default |
| 0x1E | Control Register 0 | TEST | STOP | UIE | TIE | AIE | TSTP | TBKON | TBKE | 0x00 |
| Ox1F | Control Register 1 | SMPTSEL[1] | SMPTSEL[0] | CHGEN | INIEN | ○ | RSVSEL | BFVSEL[1] | BFVSEL[0] |  0x00 |

TEST：The manufacturer test bit must be 0 and cannot be modified by users;

UIE: Update Interrupt Enable bit. When UF changes from “0” to “1”, this bit controls if an interrupt signal is generated. 0-disenable (/INT keeps Hi-Z), 1-enable (/INT status changes from Hi-Z to Low).

TIE: Timer Interrupt Enable bit: When TF changes from “0” to “1”, this bit controls if an interrupt signal is generated. 0-disenable (/INT keeps Hi-Z), 1-enable (/INT status changes from Hi-Z to Low).

AIE: Alarm Interrupt Enable bit: When AF changes from “0” to “1”, this bit controls if an interrupt signal is generated. 0-disenable (/INT keeps Hi-Z), 1-enable (/INT status changes from Hi-Z to Low);

TSTP (Timer Stop): This bit is used to Stop the countdown of a Timer with a fixed period. It is usually used with STOP, TE, and TBKE bits;

CHGEN (Charge Enable): Charge control switch of the standby battery. CHGEN Is used for non-rechargeable batteries. The default value is 0. CHGEN position "1" for rechargeable batteries, INIEN needs both "1",

INIEN: indicates the power switch setting bit. The recommended value for initialization is 1;

1. INIEN Settings

| INIEN | Describe | Note |
| --- | --- | --- |
| 0 | 1. I2C and FOUT functions are available；
2. Power switching function is available；
3. The CHGEN bit function is disabled. That's the same thing as CHGEN=0；
4. Be careful not to input intermediate voltage to the I2C interface；
 | When writing “0”, you are advised to write “1” before “0”； |
| 1 | 1. When VDD < VDET1, I2C and FOUT functions are unavailable；
2. When VDD is greater than VDET1, I2C and FOUT functions are available；
3. CHGEN is available；
 |

STOP: used to STOP the timing operation. When "STOP=1", all timing updates and calendar operations STOP; Fixed period timer interrupt function partially stops; 32768Hz and 1024Hz can be output, but 1Hz output is disabled;

1. Fixed-period timer stop control (TSTP setting)

| TE | STOP | TBKE | TSTP | Note |
| --- | --- | --- | --- | --- |
| 1 | 0 | 0 | 0 | TSTP writing “0” will restart the timer countdown. |
| 1 | TSTP writes “1” to stop the timer |
| 1 | x | The TSTP value setting is invalid and the count does not stop even if set in TSTP= “1”. |
| 1 | x | x | The timer stops when it is set to 64Hz, 1Hz, 1/60Hz or 1/3600Hz. |
| 0 | x | x | x | no counting |

TBKON (Timer Backup On)、TBKE (Timer Backup Enable)： which is used to select the working time of the main power supply or the backup power supply. The count value is added.

1. Fixed-period timer normal mode/backup mode control

| TBKE | TBKON | Note |
| --- | --- | --- |
| 1 | 0 | This setting counts it at time of VDD supply mode |
| 1 | This setting counts it at time of VBAT supply mode |
| 0 | x | This setting counts on VDD supply mode and VBAT supply mode |

SMPTSEL [1:0] (Sampling Time Select), for determining voltage detection period.

1. VDET3, VDET4 intermittent detection period

| SMPTSEL [1:0] | VDD work(Battery charging) | VDD work(Battery charging completed) | VDD work(Return from backup mode，VDET1>VDD>VDET2) | Note |
| --- | --- | --- | --- | --- |
| 00 | 2ms | 2ms | 2ms | The default 00 |
| 01 | 16ms | 16ms | 2ms |
| 10 | 128ms | 128ms | 2ms |
| 11 | 256ms | 256ms | 2ms |

RSVSEL (Reset Voltage Select): Sets VDD pin Voltage detection level. VDET1 voltage level setting. If VDD drops below this level, output /RST signal and stop I/F and FOUT output (depending on INIEN bit Settings);

1. RSVSEL Settings

| RSVSEL | Describe | Note |
| --- | --- | --- |
| 0 | 2.75V | -VDET11 |
| 1 | 2.70V | -VDET12 |

BFVSEL [1:0]: Setting the full charge detection threshold voltage to stop charging of the backup battery.

1. BFVSEL Settings

| BFVSEL [1] | BFVSEL [0] | Describe |
| --- | --- | --- |
| 0 | 0 | 3.02V |
| 0 | 1 | 3.08V |
| 1 | 0 | 2.92V |
| 1 | 1 | Off (unlimited charging) |

Digital offset register

|  |  |  |  |  |  |  |  |  |  |  |
| --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- |
| Address | Function | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | Default |
| 0x30 | Digital offset | DTE | L7 | L6 | L5 | L4 | L3 | L2 | L1 | 0x00 |

DTE (Digital offset function Enable): Enables the digital offset adjustment function. If DET is “1”, digital offset adjustment is enabled. DET is “0” to turn off digital offset adjustment; After the digital offset function is enabled, the digital offset register adjusts the sub-second clock according to the value set in the digital offset register. The calibration of the "seconds" register takes place every 10 seconds and the amount of offset set determines the intensity of the calibration. This feature does not affect the 32.768 kHz signal output on the FOUT pin because it does not change the oscillation frequency of the built-in crystal. In the case of 1Hz or 1024Hz signal output on FOUT, the offset correction will cause some jitter on the clock signal. The alarm function and wake timer function (if a source clock less than 4096 Hz is selected) are affected by this function

The following table shows the corresponding offset value from L7 to L1. When L7 bit is “0”, the offset value is positive (the clock runs faster) and when L7 bit is “1” the offset value is negative (the clock runs slower)：

1. Digital offset registers

| L7 | L6 | L5 | L4 | L3 | L2 | L1 | Offset Value (ppm) |
| --- | --- | --- | --- | --- | --- | --- | --- |
| 0 | 1 | 1 | 1 | 1 | 1 | 1 | +192.26 |
| 0 | 1 | 1 | 1 | 1 | 1 | 0 | +189.21 |
| … | …… | … |
| 0 | 0 | 0 | 0 | 0 | 1 | 0 | +6.1 |
| 0 | 0 | 0 | 0 | 0 | 0 | 1 | +3.05 |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | ±0 |
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | -3.05 |
| 1 | 1 | 1 | 1 | 1 | 1 | 0 | -6.1 |
| … | …… | … |
| 1 | 0 | 0 | 0 | 0 | 0 | 1 | -192.26 |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | -195.31 |

Digital offset calculation method is as follows.

When the offset value is positive, L [7:1] = [Offset Value]/3.05, decimals are discarded.

When the offset value is negative, L [7:1] = 128- [Offset Value]/3.05, decimals are discarded.

Extended register 1

| Address | Function | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | Default |
| --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- |
| 0x31 | Extension Register1 | ○ | ○ | ○ | ○ | ○ | ○ | ○ | VBLFE | 0x00 |

VBLFE (VBAT Low Flag Enable) : enables the battery Low voltage detection function；

1. VBLFE Settings

| Operation | VBLFE | Describe |
| --- | --- | --- |
| Write | 0 | CHGEN:0 VBLF detection not enableCHGEN:1 VBLF detection enable (during normal mode re-chargeablebattery charging) |
| 1 | VBLF detection enable during VDD supply |

If you want to use VBLF detection, the INIEN should be set to 1 in addition to VBLFE bit setting. In VDD drive mode VBAT low voltage (non-rechargeable, rechargeable battery) can be detected. VBLF function is not available in case of backup mode.

I2C Bus Interface



I2C bus supports bi-directional communications through a serial clock line SCL and a serial data line SDA. I2C bus device can be defined as “Master” and “Slave”. INS5830B can only be used as Slave.

##  Cautions

I2C bus includes START, RESTART, STOP conditions, the duration between START and STOP must be less than 1 second just in case the bus to be set to standby mode automatically. A new START condition must be transferred before restarting of any communications.

INS5830B I2C bus interface supports single byte read/write operations as well as multiple bytes incremental access. After 0x7F address, the next one will be 0x00.

##  Slave Address

1. I2C Bus Slave Address

| Transfer data | Slave address | R/W |
| --- | --- | --- |
| bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 |
| 65h (Read) | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 (Read) |
| 64h (Write) | 0 (Write) |

INS5830B I2C bus Slave Address is [0110 010\*].

##  I2C bus protocol

It is assumed CPU is master and INS5830B is slave in this section.

Write process

I2C bus includes an address auto-increment function, once the initial address has been specified, the INS5830B increments (+1) the address automatically after each data is sent, then to write next data.

CPU sends start condition[S]

CPU sends INS5830B’s slave address with R/W bit to set to write mode

CPU verifies ACK signal from INS5830B

CPU sends write address to INS5830B

CPU verifies ACK signal from INS5830B

CPU sends write data to the address specified at step (4)

CPU verifies ACK signal from INS5830B

Repeat (6) (7) if multiple bytes need to be written, address will be incremented automatically

CPU ends stop condition[P]



Read process

Writing the address to be read with write mode firstly, then reading the data with read mode.

1. CPU sends start condition[S]

CPU sends INS5830B’s slave address with R/W bit to set to write mode

CPU verifies ACK signal from INS5830B

CPU sends address for reading from INS5830B

CPU verifies ACK signal from INS5830B

CPU sends RESTART condition [Sr]

CPU sends INS5830B’s slave address with R/W bit to set to read mode

CPU verifies ACK signal from INS5830B

CPU reads data from the specified address in step (4)

CPU sends ACK signal for “0”

Repeat (9) (10) if multiple bytes need to be read, address will be incremented automatically

CPU sends ACK signal for “1”

CPU sends stop condition[P]



 Reflow Soldering Curve

Standard: IPC/JEDEC J-STD-020



1. Reflow Soldering Curve

Note: It is suggested to solder IC under the condition shown in the curve above. Must pay attention to the temperature and time when manual soldering, if the temperature over +260℃, or you will make the xo performance bad, even damage it.

Dimensions

|  |  |  |  |
| --- | --- | --- | --- |
| **Dimension** | **Min.** | **Typ.** | **Max.** |
| **A** | 3.0  | 3.2  | 3.4  |
| **B** | 2.3  | 2.5  | 2.7  |
| **C** | **--** | 1.0  | **--** |
| **E** | **--** | 0.30  | **--** |
| **F** | **--** | 0.4  | **--** |
| **G** | **--** | 0.6  | **--** |
| **H** | **--** | 1.3  | **--** |
| **F1** | **--** | 0.45  | **--** |
| **F2** | **--** | 0.30  | **--** |
|  |  | (Unit: mm) |



1. Dimension

|  |  |
| --- | --- |
| **Dimension** | **Max.** |
| **A** | 0.9  |
| **B** | 1.1  |
| **C** | 0.4 |
| **D** | 0.3 |
| **E** | 0.7 |
| (Unit: mm) |



1. Recommended Soldering Pattern

Package



|  |  |  |  |  |  |  |  |  |  |  |  |
| --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- |
| **Device** | **Package Type** | **Pins** | **SPQ** | **Reel Diameter****(mm)** | **Reel Width W1(mm)** | **A0****(mm)** | **B0****(mm)** | **K0****(mm)** | **P1****(mm)** | **W****(mm)** | **PIN1** Quadrant |
| INS5830B | LGA | 10 | 3000 | 180 | 11.6±2.0 | 3.00 | 3.70 | 1.50 | 4.00 | 8.00 | Q1 |

1. Package